

## **SNS COLLEGE OF ENGINEERING**

### **An Autonomous Institution**

## UNIT 2 **Parallel communication Interface**

MPMC-8255 Programable peripheral interface/ ECE / SNSCE

### Kurumbapalayam(Po), Coimbatore – 641 107

- Accredited by NAAC-UGC with 'A' Grade
- Approved by AICTE, Recognized by UGC & Affiliated to Anna University, Chennai



# 8255A - Programmable Peripheral Interface

- The 8255A is a general purpose programmable I/O device designed to ullettransfer the data from I/O to interrupt I/O under certain conditions as required.
- It can be used with almost any microprocessor. It consists of three 8-• bit bidirectional I/O ports (24I/O lines) which can be configured as per the requirement.





### 8255A has three ports **PORT**A

### PORT B

## PORT C **Port A** and **Port B** are 8 bit parallel ports.

Port C can be split into two parts, i.e. PORT C lower (PC0-PC3) and PORT C upper (PC7-PC4) by the control





These three ports are further divided into two groups, i.e. Group A includes PORT A and upper PORT C. Group B includes PORT B and lower PORT C These two groups can be programmed in three different modes Three operating modes : Mode-0(simple I/O port) Mode-1(Handshake I/O port) Mode-2(Bidirectional I/O port)





# Block Diagram-8255





In this mode, Port A and B is used as two 8-bit ports and Port C as two

bit ports.

Each port can be programmed in either input mode or output mode where

outputs are latched and inputs are not latched.

Ports do not have interrupt capability.

Ports in mode 0 is used to interfaces LEDs, Hexa keypad and 7 segment

LEDS to the processor.





In this mode, Port A and B is used as 8-bit I/O ports. They can be configured as either input or output ports. Each port uses three lines from port C as handshake signals. Inputs and outputs are latched MODE 1 : (Input/output with Hand shake) In this mode, input or output is transferred by hand shaking Signals. Handshaking signals is used to transfer data between whose data transfer is not same.





In this mode, Port A can be configured as the bidirectional port and Port B either in Mode 0 or Mode 1.

Port A uses five signals from Port C as handshake signals for data transfer. The remaining three signals from Port C can be used either as simple I/O or as handshake for port B.



MODE 2:bi-directional I/O data transfer:

- This mode allows bidirectional data transfer over a single 8-bit data bus
- using handshake signals.
- This feature is possible only Group A
- Port A is working as 8-bit bidirectional.
- PC3-PC7 is used for handshaking purpose.
- The data is sent by CPU through this port, when the peripheral request it.
- **CONTROL WORD FORMATS:**
- In the INPUT mode, When RESET is High all 24 pins (3-ports) be a input mode. MPMC-8255 Programable peripheral interface/ ECE / SNSCE



|      |    | -      |
|------|----|--------|
|      | 40 | PA4    |
|      | 39 | PA     |
|      | 38 | PA     |
|      | 37 | PA7    |
|      | 36 | WR     |
|      | 35 | RE     |
|      | 34 | DO     |
|      | 33 | D1     |
|      | 32 | D2     |
| 8255 | 31 | D3     |
| PPI  | 30 | D4     |
|      | 29 | D5     |
|      | 28 | D6     |
|      | 27 | D7     |
|      | 26 | Ver    |
|      | 25 | PB7    |
|      | 24 | PBP    |
|      | 23 | PB4    |
|      | 20 | PB/    |
|      | 21 | PB2    |
|      |    | n nasa |

| PA3             | 1            |
|-----------------|--------------|
| PA2             | 2            |
| PA1             | З            |
| PAD             | 4            |
| $\overline{RD}$ | 5            |
| $\overline{cs}$ | F            |
| nnd             | 7            |
| Δ1              |              |
| An              | a            |
|                 |              |
|                 | I U<br>  4 4 |
|                 | <br>         |
| -05             |              |
| -C4             | 13           |
| PCO             | 14           |
| PC1             | 15           |
| PC2             | 16           |
| PC3             | 17           |
| PB0             | 18           |
| PB1             | 19           |
| PB2             | 20           |
|                 |              |



E / SNSCE



Function of pins: Data bus( $D_0$ - $D_7$ ): These are 8-bit bi-directional buses, connected to 8086 data bus for transferring data.

CS: This is Active Low signal. It stands for Chip Select. A LOW on this input selects the chip and enables the communication between the 8255 and the CPU.

Read: This is Active Low signal, when it is Low the microprocessor reads data from a selected I/O port of 8255A.

Write: This is Active Low signal, when it is Low the microprocessor writes data into a selected I/O port.





Address  $(A_0-A_1)$ : This is used to select the ports. RESET: This is used to reset the device. That means clear control registers.

- PA<sub>0</sub>-PA<sub>7</sub>: It is the 8-bit bi-directional I/O pins used to send the data to peripheral or to receive the data from peripheral.
- PB<sub>0</sub>-PB<sub>7</sub>:Similar to PA
- PC<sub>0</sub>-PC<sub>7</sub>:This is also 8-bit bidirectional I/O pins. These lines are divided into two groups. 1.  $PC_0$  to  $PC_3$  (Lower Groups) 2.  $PC_4^{\circ}$  to  $PC_7^{\circ}$  (Higher groups) These two groups working in separately using 4 data's.





### **Data Bus buffer**: It is a 8-bit bidirectional Data bus.

Used to interface between 8255 data bus with system bus.

The internal data bus and Outer pins  $D_0$ - $D_7$  pins are connected in internally.

The direction of data buffer is decided by Read/Control Logic.





### Read/Write Control Logic: This is getting the input signals from control bus and Address bus

Control signal are RD and WR.

Address signals are A0,A1,and CS.

8255 operation is enabled or disabled by CS.





## Group A and Group B control:

Group A and B get the Control Signal from CPU and send the command to the individual control blocks.

- Group A send the control signal to port A and Port C (Upper) PC7-PC4.
- Group B send the control signal to port B and Port C (Lower) lacksquarePC<sub>3</sub>-PC<sub>0</sub>.
- PORT A:
- This is a 8-bit buffered I/O latch.
- It can be programmed by mode 0, mode 1, mode 2.  $\bullet$





## PORT B:

This is a 8-bit buffer I/O latch. It can be programmed by mode 0 and mode 1. PORT C:

This is a 8-bit Unlatched buffer Input and an Output latch.

It is splitted into two parts.

It can be programmed by bit set/reset operation.





### Operation modes in 8255

Two operating modes:

### I/O mode( mode 0, mode 1, mode2)

Bit set/Reset mode





## **BIT SET/RESET MODE:** The PORT C can be Set or Reset by sending OUT instruction to the CONTROL registers. I/O MODES: MODE 0(Simple input / Output): In this mode, port A, port B and port C is used as individually (Simply). Features:

Outputs are latched, Inputs are buffered not latched. Ports do not have Handshake or interrupt capability.





## Control words

Two control words:

I/O mode set control word(MSW)

Bit set/reset control word(BSR)

MSW is used to specify I/O functions.

BSR is used to set/reset individual pins of Port C.

Both the control words are written in the same control register.





## PORT B:

This is a 8-bit buffer I/O latch. It can be programmed by mode 0 and mode 1. PORT C:

This is a 8-bit Unlatched buffer Input and an Output latch.

It is splitted into two parts.

It can be programmed by bit set/reset operation.



### FOR BIT SET/RESET MODE:

• This is bit set/reset control word format.



### **BIT SET/RESET** 1=SET **O=RESET**

| <b>3</b> 0 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 |
|------------|---|---|---|---|---|---|---|---|
| <b>Q</b> 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 |
| ⊥ נ        | Ŏ | 0 | 1 | 1 | 0 | 0 | 1 | 1 |
| 32         | Ô | 0 | 0 | 0 | 1 | 1 | 1 | 1 |

```
BIT SET/RESET FLAG
=0 Active
```

## FORMAT OF I/O MODE: The mode format for I/O as shown in figure



**MPMC-8255** Programable peripheral interface / ECE / SNSCE

### Group B Port C Lower 1=Input 0=Output Port B 1=Input 0=Output Mode selection 0=mode 01=mode 1



- The control word for both mode is same. Bit D7 is used for specifying whether word loaded in to Bit set/reset mode or Mode definition word. D7=1=Mode definition mode.
- D7=0=Bit set/Reset mode.





# Assessment

## What is Interfacing? What is the use of parallel communication Interfacing





# **THANK YOU**



