# UNIT I BASIC STRUCTURE OF COMPUTERS

Functional units – Basic operational concepts – Bus Structures – Performance – Memory locations and addresses – Memory operations – Instruction and Instruction sequencing – Addressing modes – Assembly language – Case study : RISC and CISC Architecture.



# Recall the previous class concepts





- Sequence of small steps, such as
  - ✓ adding two numbers,
  - ✓ testing for a particular condition,
  - ✓ reading a character from the keyboard, or
  - ✓ sending a character to be displayed on a display screen.



### 4 types

- Data transfers between the memory and the registers (MOV, PUSH, POP, XCHG)
- Arithmetic and logic operations on data (ADD, SUB, MUL, DIV, AND, OR, NOT).
- Program sequencing and control (CALL.RET, LOOP, INT).
- I/0 transfers (IN, OUT).

## **Register Transfer Notation (RTN)**

| Location      | Hardware Binary Address | Example          | Description                                                       |
|---------------|-------------------------|------------------|-------------------------------------------------------------------|
| Memory        | LOC, PLACE, NUM         | R1 ← [LOC]       | Contents of memory-location LOC are transferred into register R1. |
| Processor     | R0, R1 ,R2              | [R3] ← [R1]+[R2] | Add the contents of register R1 &R2 and places their sum into R3. |
| I/O Registers | DATAIN, DATAOUT         | R1 	← DATAIN     | Contents of I/O register DATAIN are transferred into register R1. |

NSTITUTIONS

## **Assembly Language Notation**

| Assembly Language Format | Description                                                                                                                                                                         |
|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Move LOC, R1             | Transfer data from memory-location LOC to register R1. The contents of LOC are unchanged by the execution of this instruction, but the old contents of register R1 are overwritten. |
| Add R1, R2, R3           | Add the contents of registers R1 and R2, and places their sum into register R3.                                                                                                     |

NSTITUTIONS

### **Basic Instruction Types**

| Instruction<br>Type | Syntax                             | Example   | Description                                                                                                                                                                                              | Instructions<br>for<br>Operation<br>C<-[A]+[B] |
|---------------------|------------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|
| Three<br>Address    | Opcode Source1,Source2,Destination | Add A,B,C | Add the contents of<br>memory-locations A & B.<br>Then, place the result into<br>location C.                                                                                                             |                                                |
| Two Address         | Opcode Source, Destination         | Add A,B   | Add the contents of<br>memory-locations A & B.<br>Then, place the result into<br>location B, replacing the<br>original contents of this<br>location.<br>Operand B is both a source<br>and a destination. | Move B, C<br>Add A, C                          |
| One Address         | Opcode Source/Destination          | Load A    | Copy contents of memory-<br>location A into accumulator.                                                                                                                                                 | Load A<br>Add B                                |
|                     |                                    | Add B     | Add contents of memory-<br>location B to contents of<br>accumulator register &<br>place sum back into<br>accumulator.                                                                                    | Store C                                        |
| 3                   |                                    | Store C   | Copy the contents of the<br>accumulator into location C.                                                                                                                                                 |                                                |
| Zero<br>Address     | Opcode [no Source/Destination]     | Push      | Locations of all operands<br>are defined implicitly.<br>The operands are stored in<br>a pushdown stack.                                                                                                  | Not possible                                   |

INSTITUTIONS

# **Execution & Straight** Line Sequencing

- Initially, the address of the first instruction is loaded into PC
- Then, the processor control circuits use the information in the PC to fetch and execute instructions, one at a time, in the order of increasing addresses. This is called Straight-Line sequencing.
- During the execution of each instruction, PC is incremented by 4 to point to next instruction.

### Instruction Execution & Straight Line Sequencing



INSTITUTIONS



- 2 phases for Instruction Execution:
- **Fetch Phase:** The instruction is fetched from the memory-location and placed in the IR.
- **Execute Phase:** The contents of IR is examined to determine which operation is to be performed. The specified-operation is then performed by the processor





- Branch-type of instruction loads a new value into program counter.
- So processor fetches & executes instruction at this new address called "branch target"
- Conditional branch-causes a branch if a specified condition is satisfied.
- Example

Branch>0 LOOP –conditional branch instruction .it executes only if it satisfies condition.



### **Condition codes**

- Individual condition code flags-1 or 0.
- 4 commonly used flags.
  - N (negative)-set to 1 if result is -ve or else 0.
  - Z (zero)-set to 1 if result is 0, or else 0.
  - V (overflow)-set to 1 if arithmetic overflow occurs or else 0.
  - C(carry)-set to 1 if carry out results from operation or else 0



Carl Hamacher, Zvonko Vranesic and Safwat Zaky, "Computer Organization", McGraw-Hill, 6th Edition 2012.

#### REFERENCES

1. David A. Patterson and John L. Hennessey, "Computer organization and design", MorganKauffman ,Elsevier, 5th edition, 2014.

2. William Stallings, "Computer Organization and Architecture designing for Performance", Pearson Education 8th Edition, 2010

3. John P.Hayes, "Computer Architecture and Organization", McGraw Hill, 3rd Edition, 2002

4. M. Morris R. Mano "Computer System Architecture" 3rd Edition 2007

5. David A. Patterson "Computer Architecture: A Quantitative Approach", Morgan Kaufmann; 5th edition 2011

#### **THANK YOU**

Dr.B.Anuradha / ASP / CSE / SEM 2 / COA