



# UNIT-II 8086 ADDRESSING MODES



#### **ADDRESSING MODES-8086**



#### **ADDRESSING MODES OF 8086**

- 1) Immediate addressing mode
- 2) Register addressing mode
- 3) Direct memory addressing mode
- 4) Register based indirect addressing mode
- 5) Register relative addressing mode
- 6) Base indexed addressing mode
- 7) Relative based indexed addressing mode
- 8) Implied addressing mode





#### **Immediate Addressing Mode:**

The addressing mode in which the data operand is a part of the instruction itself is known as immediate addressing mode.

#### Example

MOV CX, 4929 H, ADD AX, 2387 H, MOV AL, FFH

16EC242 MPMC - U-II M.Bhuvaneswari/DT 3/11





### **Register Addressing Mode:**

It means that the register is the source of an operand for an instruction.

#### Example

```
MOV CX, AX ; copies the contents of the 16-bit AX register into ; the 16-bit CX register),
ADD BX, AX
```

16EC242 MPMC - U-II M.Bhuvaneswari/DT 4/11





### **Direct Memory Addressing:**

The addressing mode in which the effective address of the memory location is written directly in the instruction.

## Example

MOV AX, [1592H], MOV AL, [0300H]

16EC242 MPMC - U-II M.Bhuvaneswari/DT 5/11





### Register based Indirect Addressing:

This addressing mode allows data to be addressed at any memory location through an offset address held in any of the following registers: BP, BX, DI & SI.

### Example

```
MOV AX, [BX] ; Suppose the register BX contains 4895H, then the contents ; 4895H are moved to AX
ADD CX, {BX}
```

16EC242 MPMC - U-II M.Bhuvaneswari/DT 6/11





#### **Based Addressing mode:**

In this addressing mode, the offset address of the operand is given by the sum of contents of the BX/BP registers and 8-bit/16-bit displacement.

#### Example

```
MOV DX, [BX+04], ADD CL, [BX+08]
```

16EC242 MPMC - U-II M.Bhuvaneswari/DT 7/11





#### **Indexed Addressing mode:**

In this addressing mode, the operands offset address is found by adding the contents of SI or DI register and 8-bit/16-bit displacements.

### Example

MOV BX, [SI+16], ADD AL, [DI+16]

16EC242 MPMC - U-II M.Bhuvaneswari/DT 8/11





### **Based Indexed Addressing mode:**

In this addressing mode, the offset address of the operand is computed by summing the base register to the contents of an Index register.

### Example

ADD CX, [AX+SI], MOV AX, [AX+DI]

16EC242 MPMC - U-II M.Bhuvaneswari/DT 9/11





### **Based Indexed Displacement Addressing mode:**

In this addressing mode, the operands offset is computed by adding the base register contents. An Index registers contents and 8 or 16-bit displacement.

### Example

```
MOV AX, [BX+DI+08], ADD CX, [BX+SI+16]
```

16EC242 MPMC - U-II M.Bhuvaneswari/DT 10/11





#### **THANK YOU**

16EC242 MPMC - U-I M.Bhuvaneswari/DT 11/11